发明名称 REDUCED-PIN-COUNT-TESTING ARCHITECTURES FOR APPLYING TEST PATTERNS
摘要 <p>Methods, apparatus, and systems for testing integrated circuits using one or more boundary scan cells are disclosed. The methods, apparatus, and systems can be used, for example, to apply at-speed test patterns through one or more boundary scan cells. For instance, in one exemplary non limiting embodiment, a circuit is disclosed comprising one or more boundary scan cells coupled to primary input ports or primary output ports of a circuit-under-test. The circuit further includes a boundary scan cell controller configured to apply test control signals to the one or more boundary scan cells. In this embodiment, the controller is configured to operate in a mode of operation whereby the controller applies test control signals to the one or more boundary scan cells that correspond to test control signals used to control one or more internal scan chains of the circuit-under-test during testing. The control signals of this exemplary embodiment include an at-speed-clock signal generated outside of the boundary scan cell controller.</p>
申请公布号 WO2006138488(A2) 申请公布日期 2006.12.28
申请号 WO2006US23360 申请日期 2006.06.14
申请人 MENTOR GRAPHICS CORPORATION;MUKHERJEE, NILANJAN;JAHANGIRI, JAY;PRESS, RONALD;CHENG, WU-TUNG 发明人 MUKHERJEE, NILANJAN;JAHANGIRI, JAY;PRESS, RONALD;CHENG, WU-TUNG
分类号 G06F11/00;G01R31/28 主分类号 G06F11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利