发明名称 Hardware function generator support in a DSP
摘要 The present invention relates to digital signal processors with an integrated module configured to compute a Coordinate Rotation Digital Computer (CORDIC) in a pipeline. The pipelined module can advantageously complete computation of one CORDIC computation for each clock pulse applied to the CORDIC module, thereby providing a CORDIC computation for each clock pulse. One embodiment advantageously computes a first portion of a computation with a lookup table and a second portion in accordance with a CORDIC algorithm. Advantageously, data in a CORDIC pipeline is automatically advanced in response to read instructions and can be automatically advanced from the beginning of the pipeline to the end of the pipeline to reinitialize the pipeline. This allows information to be retrieved from the CORDIC pipeline with relatively little overhead The automatic starting and stopping of the CORDIC pipeline advantageously allows the retrieval of computations from efficient pipeline architectures on an as-needed basis.
申请公布号 US2006282489(A1) 申请公布日期 2006.12.14
申请号 US20060390988 申请日期 2006.03.27
申请人 KHAN SHOAB A;HAMEED REHAN;FAROOQ HASSAN 发明人 KHAN SHOAB A.;HAMEED REHAN;FAROOQ HASSAN
分类号 G06F17/15;G06F7/544;G06F7/57;G06F9/38;G10L19/14 主分类号 G06F17/15
代理机构 代理人
主权项
地址