发明名称
摘要 An SRAM cell comprising a first inverter comprising a first load element and a first driver NMOSFET, a second inverter comprising a second load element and a second driver NMOSFET and having input and output terminals cross-coupled to output and input terminals of the first inverter, respectively, a first transfer gate NMOSFET having a current path inserted between the first inverter and a first bit line and a gate connected to a word line, and a second transfer gate NMOSFET having a current path inserted between the second inverter and a second bit line and a gate connected to the word line, wherein a current drivability of the first inverter and the first transfer gate NMOSFET for the first bit line is set to be larger than that of the second inverter and the second transfer gate NMOSFET for the second bit line.
申请公布号 JP3848248(B2) 申请公布日期 2006.11.22
申请号 JP20020365257 申请日期 2002.12.17
申请人 发明人
分类号 G11C11/41;H01L27/11;G11C11/412;H01L21/8244 主分类号 G11C11/41
代理机构 代理人
主权项
地址