发明名称 Processor core and multiplier that support both vector and single value multiplication
摘要 The present invention provides processing systems, apparatuses, and methods that support both general processing processor (GPP) and digital signal processor (DSP) features, such as vector and single value multiplication. In an embodiment, fractional arithmetic, integer arithmetic, saturation, and single instruction multiple data (SIMD) operations such as vector multiply, multiply accumulate, dot-product accumulate, and multiply-subtract accumulate are supported. In an embodiment, the process core and/or multiplier multiplies vector values or single values by creating partial products for each desired product. These partial products are added to produce intermediate results, which are combined in different ways to support various GPP and DSP operations.
申请公布号 US2006253520(A1) 申请公布日期 2006.11.09
申请号 US20050121945 申请日期 2005.05.05
申请人 MIPS TECHNOLOGIES, INC. 发明人 TRAN CHINH N.
分类号 G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址