发明名称 HIGH-SPEED LEVEL SENSITIVE SCAN DESIGN TEST SCHEME WITH PIPELINED TEST CLOCKS
摘要 <p>This invention describes a method of synchronizing test clocks in an LSSD system to achieve near simultaneous arrival of the clock signals at the inputs of all LSSD registers. The method relies on pipelining the latches to distribute the test clocks, where all pipeline latches are synchronized by the system clock. This enhancement improves the frequency at which the test clocks switch and improve the testing throughput by reducing testing time, resulting in significant reductions in testing hardware and overall time required for system test, without compromising any of the benefits associated with conventional LSSD techniques. The method further enhances the distribution of the test clock signals to points throughout the entire chip, with a distribution network that is tailored according to a desired LBIST speed.</p>
申请公布号 WO2006116446(A2) 申请公布日期 2006.11.02
申请号 WO2006US15717 申请日期 2006.04.25
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;WARMOCK, JAMES, D.;HUOTT, WILLIAM, V. 发明人 WARMOCK, JAMES, D.;HUOTT, WILLIAM, V.
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址