发明名称 High speed, low power comparator
摘要 A method for reducing bit errors in an analog to digital converter having an array of comparators. The outputs of first and second comparators are received as in inputs to an Exclusive OR gate. The first and second comparators are separated in the array by a third comparator. The output of the Exclusive OR gate is used to determine if the third comparator is in a metastable condition. If the third comparator is in a metastable condition, the bias current of the latch circuit of the third comparator is increased to increase the rate at which the third comparator transitions to a steady state.
申请公布号 US7129865(B2) 申请公布日期 2006.10.31
申请号 US20050087685 申请日期 2005.03.24
申请人 BROADCOM CORPORATION 发明人 MULDER JAN;VAN DER GOES FRANCISCUS M. L.
分类号 H03M1/06;H03M1/08;H03M1/36 主分类号 H03M1/06
代理机构 代理人
主权项
地址