发明名称 Asynchronous system-on-a-chip interconnect
摘要 Methods and apparatus are described relating to a system-on-a-chip which includes a plurality of synchronous modules, each synchronous module having an associated clock domain characterized by a data rate, the data rates comprising a plurality of different data rates. The system-on-a-chip also includes a plurality of clock domain converters. Each clock domain converter is coupled to a corresponding one of the synchronous modules, and is operable to convert data between the clock domain of the corresponding synchronous module and an asynchronous domain characterized by transmission of data according to an asynchronous handshake protocol. An asynchronous crossbar is coupled to the plurality of clock domain converters, and is operable in the asynchronous domain to implement a first-in-first-out (FIFO) channel between any two of the clock domain converters, thereby facilitating communication between any two of the synchronous modules.
申请公布号 US2006239392(A1) 申请公布日期 2006.10.26
申请号 US20060472984 申请日期 2006.06.21
申请人 FULCRUM MICROSYSTEMS, INC., A CALIFORNIA CORPORATION 发明人 CUMMINGS URI;LINES ANDREW
分类号 H04L7/00;G06F1/12;G06F13/42;H01L;H01L27/20;H04J3/06;H04L7/02;H04L27/20 主分类号 H04L7/00
代理机构 代理人
主权项
地址