发明名称 High performance PFET header in hybrid orientation technology for leakage reduction in digital CMOS VLSI designs
摘要 Discloses are CMOS circuit designs that combine MTCMOS and hybrid orientation technology to achieve the dual objectives of high performance and low standby leakage power. The invention utilizes novel combinations of a thick-oxide high-VTH PFET header with various gate- and body-biased schemes in HOT technology to significantly reduce the performance penalty associated with conventional PFET headers. A first embodiment of the invention provides a HOT-B high-VTH thick oxide bulk PFET header scheme. This header scheme can be expanded by application of a positive gate bias VPOS (VPOS>VDD) to the HOT-B PFET header during standby mode and a negative gate bias VNEG (VNEG<GND) in active mode. Another embodiment provides a HOT-A high-VTH thick oxide SOI PFET header scheme. A further embodiment provides a HOT-A body biased high-VTH thick oxide SOI PFET header scheme.
申请公布号 US2006226493(A1) 申请公布日期 2006.10.12
申请号 US20050100883 申请日期 2005.04.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHUANG CHING-TE K.;DAS KOUSHIK K.;LO SHIH-HSIEN
分类号 H01L29/94 主分类号 H01L29/94
代理机构 代理人
主权项
地址