发明名称 Method and apparatus for static phase offset correction
摘要 A CPU clock signal generated from a phase lock loop (PLL) circuit and a feedback signal of the PLL circuit are used in generating a JBUS clock signal. The CPU clock signal and the feedback signal include the same amount of static phase offset introduced by the PLL circuit. The CPU clock signal and the feedback signal are input to an alignment detection circuit and used in generating the JBUS clock signal. In one embodiment, the JBUS clock signal is generated in synchronization with the CPU clock signal and having the frequency of the feedback signal. The present invention reduces or eliminates misalignment of the leading edge of the JBUS signal with reference to a specific leading edge of the CPU clock signal due to the presence of static phase offset introduced by the PLL circuit.
申请公布号 US7111186(B2) 申请公布日期 2006.09.19
申请号 US20030425213 申请日期 2003.04.28
申请人 SUN MICROSYSTEMS, INC. 发明人 HAN ZHIGANG;KHIEU CONG;NAGARAKANTI KAILASHNATH
分类号 G06F1/12;G06F1/10 主分类号 G06F1/12
代理机构 代理人
主权项
地址