发明名称 ON-CHIP BUS ARCHITECTURE WITH MULTIPLE MAPPING OF FUNCTIONAL BLOCK CORES AND SWITCH POINTS, AND SEMICONDUCTOR DEVICE USING THE SAME
摘要 An on-chip bus includes a plurality of switch points including first and second switch points, a plurality of inter-switch links including at least one inter-switch link coupled between the first switch point and the second switch point and configured to communicate data between the first switch point and the second switch point, and a plurality of functional block cores including first and second functional block cores coupled directly to the first switch point and configured to communicate data through the first switch point. Data transmitted from the first functional block core to the second functional block cores may pass through the first switch point without traversing any of the plurality of inter-switch links. Methods for communicating data on an on-chip bus are also disclosed.
申请公布号 KR100624641(B1) 申请公布日期 2006.09.15
申请号 KR20040080009 申请日期 2004.10.07
申请人 发明人
分类号 G06F13/40 主分类号 G06F13/40
代理机构 代理人
主权项
地址