发明名称 Fabrication process for increased capacitance in an embedded DRAM memory
摘要 An embedded memory system includes an array of dynamic random access memory (DRAM) cells, which are isolated with deep trench isolation, and logic transistors, which are isolated with shallow trench isolation. Each DRAM cell includes an access transistor and a capacitor structure. The capacitor structure is fabricated by forming a metal-dielectric-semiconductor (MOS) capacitor in a deep trench isolation region. A cavity is formed in the deep trench isolation, thereby exposing a sidewall region of the substrate. The sidewall region is doped, thereby forming one electrode of the cell capacitor. A gate dielectric layer is formed over the exposed sidewall, and a polysilicon layer is deposited over the resulting structure, thereby filling the cavity. The polysilicon layer is patterned to form the gate electrode of the access transistor and a capacitor electrode, which extends over the sidewall region and upper surface of the substrate.
申请公布号 US2006172504(A1) 申请公布日期 2006.08.03
申请号 US20050050988 申请日期 2005.02.03
申请人 MONOLITHIC SYSTEM TECHNOLOGY, INC. 发明人 SINITSKY DENNIS;HSU FU-CHIEH
分类号 H01L21/20 主分类号 H01L21/20
代理机构 代理人
主权项
地址