发明名称 CLOCKED INVERTER CIRCUIT, SHIFT REGISTER, SCANNING LINE DRIVE CIRCUIT, DATA LINE DRIVE CIRCUIT, ELECTROOPTIC APPARATUS, AND ELECTRONIC APPARATUS
摘要 <P>PROBLEM TO BE SOLVED: To provide a clocked inverter circuit preventing occurrence of punch-through data, contributing to low power consumption, and reducing the circuit scale, and also to provide a shift register, a scanning line drive circuit, a data line drive circuit, an electrooptic apparatus, and an electronic apparatus. <P>SOLUTION: The clocked inverter 11pn includes: an inverting circuit 20; a first circuit 21; and a second circuit 22. When the first and seconds 21, 22 are turned on, power is supplied to the inverting circuit 22, resulting in that the clocked inverter 11pn is active. The first circuit 21 is provided with: first and second transistors TR1, TR2 connected in series; and a delay circuit tdn. The second circuit 22 is provided with: fifth and sixth transistors TR5, TR6 connected in series; and a delay circuit tdp. The delay circuit tdn delays the leading edge of an inverted clock signal, and the delay circuit tdp delays the trailing edge of a clock signal. <P>COPYRIGHT: (C)2006,JPO&NCIPI
申请公布号 JP2006191265(A) 申请公布日期 2006.07.20
申请号 JP20050000427 申请日期 2005.01.05
申请人 SEIKO EPSON CORP 发明人 KATAYAMA SHIGENORI
分类号 H03K19/096;G09G3/20;G09G3/36;G11C19/00;H03K23/44 主分类号 H03K19/096
代理机构 代理人
主权项
地址