发明名称 Semiconductor device
摘要 The present invention provides a sense circuit for DRAM memory cell to cover the events that a sense time becomes remarkably longer when a power source voltage is lowered, a sense time under the low voltage condition becomes shorter when temperature rises and a sense time changes to a large extent for fluctuation of processes. The present invention provides the following typical effects. A switch means is provided between the bit line BL and local bit line LBL connected to the memory cells for isolation and coupling of these bit lines The bit line BL is precharged to the voltage of VDL/2, while the local bit line LBL is precharged to the voltage of VDL. The VDL is the maximum amplitude voltage of the bit line BL. A sense amplifier SA comprises a first circuit including a differential MOS pair having the gate connected to the bit line BL and a second circuit connected to the local bit line LBL for full amplitude amplification and for holding the data. When the bit line BL and local bit line LBL are capacitance-coupled via a capacitor, it is recommended to use a latch type sense amplifier SA connected to the local bit line LBL.
申请公布号 US2006146623(A1) 申请公布日期 2006.07.06
申请号 US20060363085 申请日期 2006.02.28
申请人 发明人 MIZUNO HIROYUKI;SAKATA TAKESHI;OODAIRA NOBUHIRO;WATANABE TAKAO;KANNO YUSUKE
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址