发明名称 Parallel data interface and method for high-speed timing adjustment
摘要 A parallel data interface and method is provided herein, which adjusts a timing relationship of a clock signal to not only minimize clock skew, but to also compensate for noise components that may affect one or more paths of a parallel data bus. In some embodiments, the parallel data interface includes a first phase generator coupled to generate a first plurality of time delay pulses, and a first phase selector adapted to select one of the first plurality of time delay pulses to adjust the timing of a clock signal to sample each and every one of the plurality of data signals between minimum setup and hold time thresholds. In some embodiments, the parallel data interface includes a second phase generator coupled to generate a second plurality of time delay pulses, and a second phase selector adapted to select one of the second plurality of time delay pulses to adjust the timing of the clock signal to output the plurality of data signals from the data interface at least an amount of time (i.e., an access time) after the adjusted clock transition is output from the data interface.
申请公布号 US7069458(B1) 申请公布日期 2006.06.27
申请号 US20020222129 申请日期 2002.08.16
申请人 CYPRESS SEMICONDUCTOR CORP. 发明人 SARDI MOHAMED;LI GABRIEL M.
分类号 G06F13/42 主分类号 G06F13/42
代理机构 代理人
主权项
地址