发明名称 AN INTEGRATED CIRCUIT COMPRISING A SELF ALIGNED TRENCH, AND METHOD OF FORMING THEREOF
摘要 An integrated circuit comprising a vertically oriented device formed with a substantially SELF ALIGNED process, in which the trench, active area (e.g., 128, 228), and gate (e.g., 132, 232) of a DRAM cell may be formed using a minimal number of masks and lithographic steps. Using this process, a DRAM cell comprising a vertical transistor and a buried word line (e.g., 132, 232) may be formed. A gate dielectric (e.g., 130, 230) may be disposed adjacent the active area, and the portion of the buried word line adjacent the gate dielectric may function as the vertically oriented gate for the vertical transistor. The DRAM memory cell may comprise one of a variety of capacitors, such a trench capacitor underlying the vertical transistor, or a stack capacitor (e.g., 241) overlying the vertical transistor. When a stack capacitor is used, a buried bit line (e.g., 208) underlying the vertical transistor may also be used.
申请公布号 KR100566469(B1) 申请公布日期 2006.03.31
申请号 KR20037004543 申请日期 2003.03.28
申请人 发明人
分类号 H01L27/108;H01L21/8242 主分类号 H01L27/108
代理机构 代理人
主权项
地址