发明名称 ATM node having local error correcting procedures
摘要 A node for a telecommunications network has a segmentation and reassembly module (SAR module) to perform segmentation and reassembly (SAR) on cells received by the node, the SAR module particularly providing Virtual Channel Identifier (VCI) and Virtual Path Identifier (VPI) translation (referred to as VCI/VPI translation), and has a direct memory access (DMA) mechanism for a storage external to the SAR module, the SAR module performing a first DMA access when the VCI/VPI translation are representative of an error code correcting (ECC) procedure to be carried out in the node, and the SAR module performing a second DMA access when the VCI/VPI translation corresponds to a message that does not require a local ECC procedure. A coder/decoder module performs an ECC procedure on the cells. A controller controls the coder/decoder module to perform an error correcting procedure in response to the detection of the first DMA access. The first DMA access uses a first address and the second DMA uses a second address. A Reed-Solomon coder-decoder or a Hamming coder-decoder may be used to perform the ECC procedure. An address decoder interprets the VCI/VPI identifiers to control whether or not an ECC procedure is done.
申请公布号 US6996111(B1) 申请公布日期 2006.02.07
申请号 US20010991000 申请日期 2001.11.14
申请人 CISCO TECHNOLOGY, INC. 发明人 BENAYOUN ALAIN;LE PENNEC JEAN-FRANCOIS;MICHEL PATRICK;TOUBOL GILLES
分类号 H04L12/56;H04Q11/04 主分类号 H04L12/56
代理机构 代理人
主权项
地址
您可能感兴趣的专利