发明名称 Low-noise leakage-tolerant register file technique
摘要 A memory circuit includes a word line, a data storage circuit including one or more memory cells or sub-cells, and an inverter coupled between the word line and the N memory cells. The inverter inverts a word-line signal input into a read port of the cells or sub-cells. Because the word-line inverter is local to each cell or sub-cell, DC offset is substantially reduced which translates into a reduction in leakage current.
申请公布号 US2006013035(A1) 申请公布日期 2006.01.19
申请号 US20040879090 申请日期 2004.06.30
申请人 INTEL CORPORATION 发明人 HSU STEVEN;KRISHNAMURTHY RAM
分类号 G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址