发明名称 High frequency divider state correction circuit
摘要 The present invention provides for state correction. A first value in a state circuit is received from a flip flop. The received value is transmitted to a second flip flop. The received value within the second flip flop is altered if an error condition arises. The received value is transmitted to a third flip flop. In one aspect, the received value transmitted to the third flip flop comprises an unaltered received value. In another aspect, the received value transmitted to the third flip flop comprises transmitting an altered received value. This allows for an incorrect state within the state machine to change to a correct state after a few clock pulses.
申请公布号 US2005262406(A1) 申请公布日期 2005.11.24
申请号 US20040850400 申请日期 2004.05.20
申请人 SONY COMPUTER ENTERTAINMENT INC. 发明人 BOERSTLER DAVID W.;LUKES ERIC J.;KIHARA HIROKI;STROM JAMES D.
分类号 G01R31/28;G06F7/58;H03K3/037;H03K3/12;H03K3/286;H03K3/356;(IPC1-7):H03K3/037 主分类号 G01R31/28
代理机构 代理人
主权项
地址