发明名称 REDUCED DIELECTRIC CONSTANT SPACER MATERIALS INTEGRATION FOR HIGH SPEED LOGIC GATES
摘要 An FET transistor has a gate disposed between a source and a drain; a gate dielectric layer disposed underneath the gate; and a spacer on a side of the gate. The gate dielectric layer is conventional oxide and the spacer has a reduced dielectric constant (k). The reduced dielectric constant (k) may be less than 3.85, or it may be less than 7.0 (~nitride), but greater than 3.85 (~oxide). Preferably, the spacer comprises a material which can be etched selectively to the gate dielectric layer. The spacer may be porous, and a thin layer is deposited on the porous spacer to prevent moisture absorption. The spacer may comprise a material selected from the group consisting of Black Diamond, Coral, TERA and Blok type materials. Pores may be formed in the spacer material by exposing the spacers to an oxygen plasma.
申请公布号 US2005260819(A1) 申请公布日期 2005.11.24
申请号 US20040709652 申请日期 2004.05.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BELYANSKY MICHAEL P.;LIU JOYCE C.;WANN HSING JEN;WISE RICHARD S.;YAN HONGWEN
分类号 H01L21/316;H01L21/336;H01L21/4763;H01L27/088;H01L29/78;H01L29/786;(IPC1-7):H01L21/476 主分类号 H01L21/316
代理机构 代理人
主权项
地址