发明名称 Adaptive threshold scaling circuit
摘要 The invention is directed to improving power consumption in an integrated circuit by reducing the leakage current of a plurality of MOS transistors with an adaptive back biasing circuit. Since the leakage current characteristic is often non-linear, the optimal back bias voltage (lowest leakage current) is typically identifiable at an inflection point in a graph of the leakage current characteristic versus back bias voltage. Also, depending upon the doping of the MOS transistors (N versus P type) and manufacturing variables for a particular fabrication process, the position of this inflection point can vary between individual integrated circuits that implement substantially the same arrangement of MOS transistors. Despite these issues, the inventive circuit can substantially reduce the leakage current by coupling an adjusted back bias voltage to the substrate of an Integrated Circuit. The invention provides an adjusted back bias voltage to the bulk terminals (substrate) based on a determination of the inflection point for the leakage current characteristic in an individual integrated circuit.
申请公布号 US6965264(B1) 申请公布日期 2005.11.15
申请号 US20030611396 申请日期 2003.06.30
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 CHAN WAI CHEONG;CHIU HON KIN
分类号 G05F3/02;H01L27/092;H03K19/00;(IPC1-7):G05F3/02 主分类号 G05F3/02
代理机构 代理人
主权项
地址