发明名称 Clock skew verification methodology for grid-based design
摘要 A method and apparatus for determining clock insertion delays for a microprocessor design having a grid-based clock distribution. The method includes partitioning the complete clock net into a global clock net and a plurality of local clock nets, simulating a load for each of the local clock nets, simulating the global clock net, and combining the simulations to form the complete clock net. The method may further include evaluating the combination to determine whether the results converge and storing the simulation results in a Clock Data Model. When the results do not converge, the method re-simulates at least one of the local clock nets and re-simulates the global clock net. The Clock Data Model collects, manages, retrieves, and queries all of the simulation information. The method may further analyze the complete clock net to predict the clock skew for a given data transfer path for potential redesign.
申请公布号 US6941532(B2) 申请公布日期 2005.09.06
申请号 US20010982452 申请日期 2001.10.17
申请人 SUN MICROSYSTEMS, INC. 发明人 HARITSA MANJUNATH D.;ANKOLA MANISHKUMAR B.;SCHMITT RALF;SHARMA ANUP;HOEROLD STEPHAN;MURATA DAVID MINORU
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址