发明名称 Test pattern generator for SRAM and DRAM
摘要 A test pattern generation and comparison circuit creates test pattern stimulus signals for and evaluates response signals from logic or memory such as random access memory (RAM). It utilizes both parallel and serial interfaces to the logic/memory under test. The test pattern generation and comparison circuit further provides a method for testing logic and memory utilizing built-in self test (BIST) techniques. The method uses a programmable logic/memory commands which are translated into physical logic signals and timings for the logic or memory under test. The results of the test pattern generated and applied to the logic or memory are compared to expected results. The result of the comparison is a pass/fail designation. In addition, the comparison of the expected test results with the actual test results provides information on the exact location of the failure. Also, since the test pattern generation and comparison circuit architecture is compatible with hardware description languages such as Verilog HDL or VHDL, the test pattern generation and comparison circuit can be automatically generated with a silicon compiler.
申请公布号 US6934900(B1) 申请公布日期 2005.08.23
申请号 US20010887783 申请日期 2001.06.25
申请人 GLOBAL UNICHIP CORPORATION 发明人 CHENG CHUANG;HUANG CHIH-TSUN;HUANG JING-RENG;WU CHENG-WEN
分类号 G01R31/28;G01R31/3181;G06F17/50;G11C29/00;G11C29/56;(IPC1-7):G06F17/50 主分类号 G01R31/28
代理机构 代理人
主权项
地址