发明名称 Frequency synthesizing circuit having a frequency multiplier for an output PLL reference signal
摘要 A frequency synthesizing circuit is provided. The frequency synthesizing circuit includes a frequency multiplying circuit and a phase-locked loop, wherein the frequency multiplying circuit can converts a reference signal having a low frequency into a high frequency signal for being a reference signal of the phase-locked loop, so that the loop bandwidth of the phase-locked loop can be increased to reduce jitter of the output signal. The present invention utilizes the delay-locked loop to generate multiphase output signals that equivalently divide a cycle of the reference signal for achieving a frequency multiplying through cooperating with a phase synthesizer. Through double frequency multiplying functions of the delay loop and the phase locked loop, a phase error accumulation caused by the single frequency multiplying of the conventional phase-locked loop with narrow loop bandwidth can be reduced. Furthermore, the frequency multiplying can be adjusted by synthesizing different phases of delay-locked loop and the divider coefficient of the phase-locked loop.
申请公布号 US6933791(B2) 申请公布日期 2005.08.23
申请号 US20030613316 申请日期 2003.07.07
申请人 NATIONAL CENTRAL UNIVERSITY 发明人 CHEN WEI-ZEN
分类号 H03B21/02;H03L7/07;H03L7/081;H03L7/18;(IPC1-7):H03L7/06 主分类号 H03B21/02
代理机构 代理人
主权项
地址