发明名称 Generation of memory test patterns for DLL calibration
摘要 A system and method to generate memory test patterns for the calibration of a delay locked loop (DLL) using pseudo random bit sequences (PRBS) generated through a pair of liner feedback shift registers (LFSR). The generated patterns are implemented on the system data bus as test patterns that closely simulate run-time switching conditions on the system bus, so as to allow more accurate calibration of the DLL. Test data write/read operations may be performed while signals for the test patterns are present on various bit lines in the data bus so as to allow for accurate determination or adjustment of the value for the delay to be provided by the DLL to the strobe signals during memory data reading operations at run time. Memory chips may also be tested over an operating range of values using the generated test patterns.
申请公布号 US2005166110(A1) 申请公布日期 2005.07.28
申请号 US20040766386 申请日期 2004.01.28
申请人 SWANSON TRAVIS;GREEFF ROY 发明人 SWANSON TRAVIS;GREEFF ROY
分类号 G01R31/28;G06F11/00;(IPC1-7):G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址