发明名称 TAKTSIGNALGENERATOR MIT NIEDRIGEM JITTER FÜR EIN TEST-SYSTEM
摘要 Testing an integrated circuit (IC) device, for example, an IC that includes an embedded memory, may involve specifying one or more test parameters including at least one of a pipeline depth data (e.g., latency delay information) and a data width data (e.g. corresponding to a data width of an embedded memory), generating a test sequence by associating test parameters with a test pattern, and applying the generated test sequence to the integrated circuit device. A test system for testing ICs having embedded memories may include multiple test patterns and multiple data structures, each data structure defining one or more test parameters including at least one of a pipeline depth and a data width, an algorithmic pattern generator, and software for controlling the algorithmic pattern generator to generate a test sequence by associating a specified data structure with a specified test pattern.
申请公布号 DE60204556(D1) 申请公布日期 2005.07.14
申请号 DE2002604556 申请日期 2002.03.19
申请人 NPTEST, INC. 发明人 DALLA RICCA, PAOLO;WEST, G.
分类号 G01R31/317;G01R31/3185;G01R31/319;G01R31/3193;G11C29/10;G11C29/56;(IPC1-7):G01R31/00 主分类号 G01R31/317
代理机构 代理人
主权项
地址