发明名称 VOLTAGE RATIO REGULATOR SYSTEM
摘要 A voltage ratio regulator circuit for a spacer electrode of a flat panel display screen. Within one implementation of a field emission display (FED) device, thin spacer walls are inserted between a high voltage (Vh) faceplate and a backplate to secure these structures as a vacuum is formed between. A phosphor layer on the faceplate receives electrons selectively emitted from discrete electron emitting areas along the backplate (cathode) thereby forming images on the faceplate. The faceplate warms relative to the backplate, as a result of energy released by the phosphor layer, thereby generating a temperature gradient along the spacer walls. The top portion of each spacer wall becomes more conductive with increased temperature and acts to attract electrons that are emitted toward the faceplate. To counter this attraction, a spacer electrode is placed along each spacer wall at a height, d, above the backplate and maintained at a voltage, Ve. Electrodes of all of the spacer walls are coupled together. The spacer electrode at Ve and the high voltage supply at Vh are both coupled to a voltage ratio regulator circuit which maintains the ratio (Ve/Vh) using voltage dividers, an operational amplifier and other circuitry. The voltage ratio regulator compensates for variations in voltage supply performance. The time constants of the voltage ratio regular circuit is tuned to be near or slightly faster than the time constant of the inherent resistance and capacitance of the spacer wall. The invention can also correct for other sources of the voltage error on the spacer walls. The invention improves the electron path accuracy for pixels located near spacer walls.
申请公布号 EP1092181(A4) 申请公布日期 2005.07.13
申请号 EP19990912865 申请日期 1999.03.23
申请人 CANDESCENT TECHNOLOGIES CORPORATION 发明人 DUNPHY, JAMES, C.;SCHROPP, DONALD, R., JR.
分类号 G09G3/20;G05F1/10;G09G3/22;H01J29/02;H01J31/12 主分类号 G09G3/20
代理机构 代理人
主权项
地址