发明名称 Methods and arrangements for link power reduction
摘要 Methods, and arrangements for extension of clock and data recovery (CDR) loop latency and deactivation of CDR circuits are disclosed. In particular, embodiments address situations in which a receiver, designed to handle spread spectrum clocking, may not always or continuously encounter spread spectrum signals. As a result, power consumption by the receivers may be reduced. Embodiments identify situations in which spread spectrum clocking is unnecessary and may adapt the CDR loop to operate with less power consumption by, e.g., reducing the operating frequency of CDR circuits. For instance, some embodiments employ a flywheel circuit, incorporated into many spread spectrum CDR loops to accelerate adjustments to a sampling clock, to determine when spread spectrum signals are not being encountered. A loop latency controller may then, advantageously, reduce power consumption by reducing frequencies of operation and voltages, and merging or simplifying stages.
申请公布号 US2005135523(A1) 申请公布日期 2005.06.23
申请号 US20030743614 申请日期 2003.12.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CARBALLO JUAN-ANTONIO
分类号 H03L7/08;H03L7/085;H03L7/091;H04B1/707;H04L7/00;H04L7/033;(IPC1-7):H04L7/00;G04F10/00;G04F8/00 主分类号 H03L7/08
代理机构 代理人
主权项
地址