发明名称 SOI device with reduced drain induced barrier lowering
摘要 A CMOS device formed with a Silicon On Insulator (SOI) technology with reduced Drain Induced Barrier Lowering (DIBL) characteristics and a method for producing the same. The method involves a high energy, high dose implant of boron and phosphorus through the p- and n-wells, into the insulator layer, thereby creating a borophosphosilicate glass (BPSG) structure within the insulation layer underlying the p- and n-wells of the SOI wafer. Backend high temperature processing steps induce diffusion of the boron and phosphorus contained in the BPSG into the p- and n-wells, thereby forming a retrograde dopant profile in the wells. The retrograde dopant profile reduces DIBL and also provides recombination centers adjacent the insulator layer and the active layer to thereby reduce floating body effects for the CMOS device.
申请公布号 US6905918(B2) 申请公布日期 2005.06.14
申请号 US20030747586 申请日期 2003.12.29
申请人 发明人
分类号 H01L21/84;H01L27/12;(IPC1-7):H01L21/00 主分类号 H01L21/84
代理机构 代理人
主权项
地址