发明名称 Verfahren und Schaltungsanordnung zum UEbertragen von Daten in Form einer binaer-codierten Impulsfolge
摘要 971,359. Telegraphy. LENKURT ELECTRIC CO. Inc. June 11, 1963 [July 2, 1962; Dec. 17, 1962; Jan. 30, 1963], No. 23174/63. Heading H4P. In a limited bandwidth data transmission system binary data is converted to a 3-level signal, whereby the data may be sent faster than would be possible in binary form. The signal is such that adjacent pulses are in adjacent levels or in the same level, and is reconverted at the receiver. Transmitting arrangements.-Binary signals, e.g. 13, Fig. 4, are fed to gate 11 which, whenever a clock pulse and a mark are present, triggers unit 12. The output of this is therefore as waveform 14. This waveform is fed to an adder both direct and via a 1 bit delay. The resultant waveform is filtered by the transmission equipment, waveform 16, and sent by A.M., F.M., or P.M. line or radio path to the receiver. The waveform 16 is regarded as a 3-level signal, the levels being as indicated. Receiving arrangements.-In one embodiment, Fig. 5, the received signal is fed to slicing circuits which provide waveforms 21A, 21B, Fig. 4, representing the upper and lower levels of the signal. These waveforms are fed to gate 22 as shown, together with clock pulses. Whenever gate 22 pulses, unit 24 provides a mark pulse. A second gate 23, fed as shown, causes unit 22 to provide a space. The output of unit 22 is the re-converted waveform 13. A second embodiment, Fig. 6 (not shown), converts the received signal 16 to waveform 14 before reconstituting the binary data 13. In a further embodiment the transmitted waveform 16<SP>1</SP>, Fig. 9, is passed through a fullwave rectifier to give waveform 18<SP>1</SP>. This wave form, after squaring, is the reconstituted data. If the waveform has jitter it is stabilized by the circuit of Fig. 11 (not shown). Error detection.-It is inherent in the conver sion of the binary data that when a pulse in level 1 or 2 is followed by an even number of adjacent middle level pulses the next pulse will also be in the level 1 or 3, respectively, whereas if it is followed by an odd number of middle level pulses the next pulse will be in level 3 or 1, respectively. Thus an error detecting arrangement can be constructed, as in Fig. 13 (not shown), which will predict the pulse to be received after one or more middle level pulses. There may be included with the detector a counter which is periodically reset and, for example, causes repetition of a block of data if too many errors are counted. Alternative arrangement.-The binary signals are fed direct to the delay-and-adder circuit, Fig. 1A (not shown), the transmitted signal then being as waveform 42, Fig. 8. The data is reconstituted by the circuitry of Fig. 7 (not shown).
申请公布号 DE1213882(B) 申请公布日期 1966.04.07
申请号 DE1963L045222 申请日期 1963.06.28
申请人 LENKURT ELECTRIC CO., INC. 发明人 LENDER ADAM;JUN. BERTON E. DOTTER
分类号 H04L25/48;H04L25/497 主分类号 H04L25/48
代理机构 代理人
主权项
地址