发明名称 SEMICONDUCTOR MEMORY ASYNCHRONOUS PIPELINE
摘要 An asynchronously pipelined SDRAM has separate pipeline stages that are controlled by asynchronous signals. Rather than using a clock signal to synchronize data at each stage, an asynchronous signal is used to latch data at every stage. The asynchronous control signals are generated within the chip and are optimized to the different latency stages. Longer latency stages require larger delays elements, while shorter latency states require shorter delay elements. The data is synchronized to the clock at the end of the read data path before being read out of the chip. Because the data has been latched at each pipeline stage, it suffers from less skew than would be seen in a conventional wave pipeline architecture. Furthermore, since the stages are independent of the system clock, the read data path can be run at any CAS latency as long as the re-synchronizing output is built to support it.
申请公布号 EP1068619(B1) 申请公布日期 2005.02.16
申请号 EP19990911552 申请日期 1999.04.01
申请人 MOSAID TECHNOLOGIES INCORPORATED 发明人 MES, IAN
分类号 G11C11/407;G11C7/10;G11C11/409 主分类号 G11C11/407
代理机构 代理人
主权项
地址