发明名称 Method of synchronizing read timing in a high speed memory system
摘要 The read latency of a plurality of memory devices in a high speed synchronous memory subsystem is equalized through the use of at least one flag signal. The flag signal has equivalent signal propagation characteristics read clock signal, thereby automatically compensating for the effect of signal propagation. After detecting the flag signal, a memory device will begin outputting data associated with a previously received read command in a predetermined number of clock cycles. For each of the flag signal, the memory controller, at system initialization, determines the required delay between issuing a read command and issuing the flag signal to equalize the system read latencies. The delay(s) are then applied to read transactions during regular operation of the memory system.
申请公布号 US6847583(B2) 申请公布日期 2005.01.25
申请号 US20040778145 申请日期 2004.02.17
申请人 MICRON TECHNOLOGY, INC. 发明人 JANZEN JEFFERY W.;MANNING TROY A.;MARTIN CHRIS G.;KEETH BRENT
分类号 G06F12/00;G06F13/16;G06F13/42;G11C7/10;G11C7/20;G11C7/22;G11C11/4072;G11C11/409;(IPC1-7):G11C8/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址