发明名称 PLL lock detection circuit using edge detection
摘要 A lock detection circuit operatively associated with a phase-locked loop indicates when a feedback clock signal is locked to a reference clock signal. The lock detection circuit counts the number of rising and falling edges of the feedback clock signal that are detected between rising edges of the reference clock cycle. The lock detection circuit counts the number of consecutive valid cycles of the reference clock signal during which a single rising edge and a single falling edge of the feedback clock signal are detected. Lock detection circuit asserts a lock signal when the number of consecutive valid cycles counted exceeds a predetermined number. Where the lock detection circuit indicates locked signals and then detects a reference clock cycle that is not valid, lock detection circuit continues to indicate lock if the next reference clock cycle is valid relative to a skewed feedback clock signal.
申请公布号 US2005012524(A1) 申请公布日期 2005.01.20
申请号 US20030622627 申请日期 2003.07.17
申请人 RAMBUS, INC. 发明人 GREEN MICHAEL;NGUYEN NHAT M.;FRANS YOHAN;KIM DENNIS;BYSTROM TODD
分类号 H03D13/00;(IPC1-7):H03D13/00 主分类号 H03D13/00
代理机构 代理人
主权项
地址