发明名称 Complementary metal oxide semiconductor transistor technology using selective epitaxy of a strained silicon germanium layer
摘要 A process for fabricating CMOS devices, featuring a channel region comprised with a strained SiGe layer, has been developed. The process features the selective growth of a composite silicon layer on the top surface of N well and P well regions. The composite silicon layer is comprised of a thin, strained SiGe layer sandwiched between selectively grown, undoped silicon layers. The content of Ge in the SiGe layer, between about 20 to 40 weight percent, allows enhanced carrier mobility to exist without creation of silicon defects. A thin silicon dioxide gate insulator is thermally grown from a top portion of the selectively grown silicon layer, located overlying the selectively grown SiGe layer.
申请公布号 US2005009263(A1) 申请公布日期 2005.01.13
申请号 US20030730778 申请日期 2003.12.09
申请人 发明人 YEO YEE-CHIA;LIN CHUN-CHIEH;YANG FU-LIANG;HU CHEN MING
分类号 H01L21/28;H01L21/8238;H01L29/10;(IPC1-7):H01L21/823 主分类号 H01L21/28
代理机构 代理人
主权项
地址