发明名称 Muxed-output double-date-rate-2 (DDR2) register with fast propagation delay
摘要 A register chip for double-data-rate (DDR) memory modules operates in 1:1 mode or 1:2 mode. A differential input clock is buffered to generate a slave clock that continuously clocks slave stages of flip-flops, and gated to generate a first clock pulsing only in 1:1 mode and a second clock pulsing only in 1:2 mode. The master stage has two input transmission gates, one activated by the first clock and another activated by the second clock. In 1:1 mode a first data bit is sampled by the first clock, but in 1:2 mode a second data bit is sampled by the second clock. The sampled bit is inverted and applied to the slave stage and to a feedback gate that has transistors gated by the first and second clocks. The clock-to-output delay is improved since an output mux is replaced by the muxing function built into the master stage.
申请公布号 US6842059(B1) 申请公布日期 2005.01.11
申请号 US20040709132 申请日期 2004.04.15
申请人 PERICOM SEMICONDUCTOR CORP. 发明人 WU KE
分类号 H03K3/012;H03K3/037;(IPC1-7):H03K3/12 主分类号 H03K3/012
代理机构 代理人
主权项
地址