发明名称 Semiconductor device for applying well bias and method of fabricating the same
摘要 A first conduction type well is formed in a substrate, and a second conduction type impurity region is formed in the well. A lower interlayer dielectric is formed on the substrate, including the well and the purity region. A contact plug, connected to the impurity region through the lower interlayer dielectric, is formed with a void inside it. An upper interlayer dielectric is formed on the lower interlayer dielectric and the contact plug. The upper interlayer dielectric is selectively etched, forming an interconnection groove exposing the contact plug. The contact plug and the exposed void are overetched, extending the void into the first conduction type well. The interconnection groove is filled with a conductive layer, forming an interconnection. A seam extending to the well is formed in the void, connecting the contact plug to the well. Due to the seam, a well bias may be applied to the well.
申请公布号 US6838737(B2) 申请公布日期 2005.01.04
申请号 US20030630486 申请日期 2003.07.29
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KIM YOUNG-OK;PARK SOON-BYUNG
分类号 H01L21/8244;H01L23/485;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L21/8244
代理机构 代理人
主权项
地址