发明名称 Circuit configuration for generating control signals for testing high-frequency synchronous digital circuits
摘要 A circuit configuration for generating control signals for testing high-frequency synchronous digital circuits, especially memory chips, is described. A p-stage shift register which is clocked at a clock frequency corresponding to the high clock frequency of the digital circuit to be tested has connected to its parallel loading inputs p logical gates which logically combine a static control word with a dynamic n-position test word. The combined logical value is loaded into the shift register at a low-frequency loading clock rate so that a control signal, the value of which depends on the information loaded into the shift register in each clock cycle of the clock frequency of the latter is generated at the serial output of the shift register.
申请公布号 US6839397(B2) 申请公布日期 2005.01.04
申请号 US20010907784 申请日期 2001.07.18
申请人 INFINEON TECHNOLOGIES AG 发明人 ERNST WOLFGANG;KRAUSE GUNNAR;KUHN JUSTUS;LUEPKE JENS;MUELLER JOCHEN;POECHMUELLER PETER;SCHITTENHELM MICHAEL
分类号 G11C29/14;(IPC1-7):G06M3/00 主分类号 G11C29/14
代理机构 代理人
主权项
地址