发明名称 Non-volatile semiconductor memory device in which selection gate transistors and memory cells have different structures
摘要 A non-volatile semiconductor memory device is disclosed, which comprises a memory cell unit including at least one memory cell transistor formed on a semiconductor substrate and having a laminated structure of a charge accumulation layer and a control gate layer, and a selection gate transistor one of the source/drain diffusion layer regions of which is connected to a bit line or a source line and the other of the the source/drain diffusion layer regions of which is connected to the memory cell unit. The shape of the source diffusion layer region of the selection gate transistor is asymmetrical to the shape of the drain diffusion layer region thereof below the selection gate transistor.
申请公布号 US6835987(B2) 申请公布日期 2004.12.28
申请号 US20020058343 申请日期 2002.01.30
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 YAEGASHI TOSHITAKE
分类号 H01L21/8247;H01L27/115;H01L29/423;(IPC1-7):H01L29/788 主分类号 H01L21/8247
代理机构 代理人
主权项
地址