发明名称 Frequency locked loop with improved stability using binary rate multiplier circuits
摘要 The invention provides a frequency locked loop and related method that enables the conversion of a signal frequency with improved stability. X frequency locked loop embodying the invention includes an input for receiving an input signal and an output for outputting an output signal having a different frequency than the input. A frequency detector is configured to receive the first factored input from the primary channel and the second factored input from the secondary channel, to calculate the difference between the first factored input and the second factored input and to produce an output based on the difference between the two factored inputs. A voltage controlled oscillator is configured to receive the output from the frequency detector and to produce an output signal. The voltage controlled oscillator ultimately sets the output frequency based on the output of frequency detector. Unlike conventional frequency locked loops, the frequency detector receives the inputs from binary rate multipliers, which operate independently of whether the input factors require complex reduction; this is, independently of whether M and N are large and relatively prime the circuit is not burdened with slow correction, since the binary rate multipliers are not dependent on the reducibility of the respective input factors. The invention provides a circuit configuration that operates faster and better that any conventional design and that has no inherent pole in the loop. Furthermore, a circuit configured according to the invention operates independent of whether M and N are relatively large irreducible numbers, such as prime numbers.
申请公布号 US6833765(B2) 申请公布日期 2004.12.21
申请号 US20030351266 申请日期 2003.01.23
申请人 ESS TECHNOLOGY, INC. 发明人 MALLINSON ANDREW MARTIN
分类号 H03L7/00;H03L7/06;H03L7/18;(IPC1-7):H03L7/06 主分类号 H03L7/00
代理机构 代理人
主权项
地址