发明名称 System for managing signals in different clock domains and a programmable digital filter
摘要 A synchronizer circuit manages signals in different clock domains by generating clock pulses synchronized with a system clock. The clock pulses are generated at a rate proportional to the frequency of a clock operating in a first clock domain. Digital circuitry is then driven at the frequency of the first clock and in the time domain of the system clock. A hand-shaking protocol prevents the synchronizer circuit from going into a metastable condition when passing clock or data signals into different time domains. A programmable digital filter includes multiple sampling stages that sample an input signal. A detection circuit has inputs coupled to the outputs of the multiple sampling stages and changes the logic state of an output signal when no glitches are detected in the samples of the input signal. A control circuit selectively varies a time period used by the filter for sampling the input signal.
申请公布号 US6823029(B1) 申请公布日期 2004.11.23
申请号 US20000713156 申请日期 2000.11.14
申请人 CISCO TECHNOLOGY, INC. 发明人 CHAPMAN JOHN T.;CROCKER DANIEL W.;CHEN BRUCE Y.
分类号 H04L7/00;H04L7/02;(IPC1-7):H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址