发明名称 FPGA lookup table with transmission gate structure for reliable low-voltage operation
摘要 A lookup table (LUT) for a field programmable gate array (FPGA) is designed to operate reliably at low voltage levels. The low-voltage LUT uses CMOS pass gates instead of unpaired N-channel transistors to select one memory cell output as the LUT output signal. Therefore, no voltage drop occurs across the pass gates. While this modification significantly increases the overall gate count of the LUT, this disadvantage can be mitigated by removing the half-latches required in current designs, and by removing initialization circuitry made unnecessary by the modification. Some embodiments include a decoder that decreases the number of pass gates between the memory cells and the output terminal, at the cost of an increased delay on the input paths that traverse the decoder.
申请公布号 US6809552(B1) 申请公布日期 2004.10.26
申请号 US20030693218 申请日期 2003.10.24
申请人 XILINX, INC. 发明人 PI TAO;CROTTY PATRICK J.
分类号 H03K17/693;H03K19/173;(IPC1-7):H03K19/177 主分类号 H03K17/693
代理机构 代理人
主权项
地址