发明名称 Voltage generation circuit for non-volatile semiconductor memory device
摘要 A voltage generation circuit of the invention applied for a non-volatile semiconductor memory device has a memory cell array including multiple non-volatile memory elements. The voltage generation circuit includes a booster circuit having at least a first booster module that boosts a power supply voltage and outputs a first boosted voltage corresponding to either of a program mode and an erase mode, and a second booster module that boosts the power supply voltage and outputs a second boosted voltage, which is different from the first boosted voltage, corresponding to a verify mode. The voltage generation circuit also includes a control voltage generation circuit that generates at least a voltage corresponding to the program mode, based on the first boosted voltage, in the program mode, a voltage corresponding to the erase mode, based on the first boosted voltage, in the erase mode, and a voltage corresponding to the verify mode, based on the second boosted voltage, in the verify mode, as control voltages to control operations of each of the multiple non-volatile memory elements. This arrangement effectively shortens each erase/program access time.
申请公布号 US6801455(B2) 申请公布日期 2004.10.05
申请号 US20030639643 申请日期 2003.08.13
申请人 SEIKO EPSON CORPORATION 发明人 NATORI KANJI
分类号 G11C16/06;G11C16/04;G11C16/30;H01L31/0336;H02M3/07;(IPC1-7):G11C16/04 主分类号 G11C16/06
代理机构 代理人
主权项
地址
您可能感兴趣的专利