发明名称 Post-silicon phase offset control of phase locked loop input receiver
摘要 A phase locked loop that includes a receiver that is adjustable to substantially match delay of a system clock and a feedback clock at an input of the phase locked loop is provided. The receiver employs system clock path circuitry to input the system clock and feedback clock path circuitry to input the feedback clock, where current flow and load resistances associated with the system clock path circuitry and current flow and load resistances associated with the feedback clock path circuitry are responsive to one or more bias signals that are adjustable using one or more adjustment circuits that are operatively connected to the receiver. The control of the one or more bias signals via the one or more adjustment circuits facilitates the generation of substantially delay matched system and feedback clocks.
申请公布号 US6784752(B2) 申请公布日期 2004.08.31
申请号 US20020131288 申请日期 2002.04.24
申请人 SUN MICROSYSTEMS, INC. 发明人 GAUTHIER CLAUDE;AMICK BRIAN;TRIVEDI PRADEEP;LIU DEAN
分类号 G06F1/10;H03L7/081;H03L7/18;(IPC1-7):H03B5/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址