发明名称 Circuit for generating sampling clock to stably sample a video signal and display apparatus having the circuit
摘要 A liquid crystal display apparatus comprises a PLL circuit, a phase adjuster, a picture-data-sampling circuit, a liquid crystal display driver, a video signal processor, and a liquid crystal display panel. The phase adjuster comprises a delay circuit, a comparator, a counter, and a controller. The PLL generates a dot clock which is delayed by the delay circuit by a delay time designated by the controller to be a sampling clock. The counter counts the number of sampling edges of the sampling clock from a negative edge of a horizontal synchronization signal to a positive edge of a binarized video signal supplied from the comparator. The controller observes the number of sampling edges while adjusting the delay to determine the worst sampling clock and sets the best sampling clock whose phase is at a straight angle to the phase of the worst sampling clock.
申请公布号 US6753926(B1) 申请公布日期 2004.06.22
申请号 US20000540880 申请日期 2000.03.31
申请人 NEC CORPORATION 发明人 NISHINO MASAAKI
分类号 G09G3/36;G02F1/133;G09G3/20;G09G5/00;H03L7/00;H03L7/06;H04N11/00;(IPC1-7):H04N11/00 主分类号 G09G3/36
代理机构 代理人
主权项
地址