发明名称 Common bit/common source line high density 1T1R resistive-ram array
摘要 A common bit/common source line high density 1T1R (one transistor/one resistor) R-RAM array, and method for operating said array are provided. The R-RAM array comprises a first transistor with a drain connected to a non-shared bit line with a first memory resistor. The gates of the first, second, third, and fourth transistors are sequentially connected to a common word line. The R-RAM array comprises at least one common bit line. A second memory resistor is interposed between the drain of the second transistor and the common bit line. Likewise, a third memory resistor is interposed between the drain of the third transistor and the common bit line. A common source line is connected to the sources of the third and fourth transistors. The R-RAM array comprises m rows of n sequential transistors. <IMAGE>
申请公布号 EP1424697(A2) 申请公布日期 2004.06.02
申请号 EP20030254605 申请日期 2003.07.24
申请人 SHARP KABUSHIKI KAISHA 发明人 HSU, SHENG TENG
分类号 H01L39/00;G11C7/18;G11C11/15;G11C13/00;G11C16/04;H01L27/10;H01L43/08;(IPC1-7):G11C11/34;G11C11/16 主分类号 H01L39/00
代理机构 代理人
主权项
地址