发明名称 High-speed latch with integrated gate
摘要 Techniques to improve the operating speed and switching performance of a latch having an integrated gate. In one design, the latch includes first and second differential amplifiers and a feedback circuit (e.g., a third differential amplifier). The first differential amplifier has a number of non-inverting inputs (e.g., configured to implement an OR function) and an inverting input, receives and senses input signals applied to the non-inverting inputs during a "sensing" phase, and provides a differential output. The second differential amplifier latches the output during a "latching" phase. The feedback circuit detects the non-inverting output and provides a control signal for the inverting input of the first differential amplifier. The feedback circuit can provide positive feedback, and can dynamically adjust the inverting input to provide improved switching performance. A fourth differential amplifier receives a differential clock signal, and activates the first and second differential amplifiers during the sensing and latching phases, respectively.
申请公布号 US6737899(B2) 申请公布日期 2004.05.18
申请号 US20010792890 申请日期 2001.02.23
申请人 RESONEXT COMMUNICATIONS, INC. 发明人 SUDJIAN DOUGLAS
分类号 H03K3/012;H03K3/356;(IPC1-7):H03K3/356 主分类号 H03K3/012
代理机构 代理人
主权项
地址