发明名称 Low-power high-performance storage circuitry
摘要 An integrated circuit is provided comprising a latch circuit including, a first inverter including a first high threshold voltage PMOS transistor and a first high threshold voltage NMOS transistor with a first data node comprising interconnected source/drains (S/D) of the first PMOS and NMOS transistors; a second inverter including a second high threshold voltage PMOS transistor and a second high threshold voltage NMOS transistor with a second data node comprising interconnected source/drains (S/D) of the second PMOS and NMOS transistors; wherein the gates of the first PMOS and first NMOS transistors are coupled to the second data node; wherein the gates of the second PMOS and second NMOS transistors are coupled to the first data node; a first low threshold voltage access transistor including a first S/D coupled to the first data node and to the gate of the second PMOS transistor and to the gate of the second NMOS transistor and including a second S/D coupled to a first data access node and including a gate coupled to a first access control node; and a second low threshold voltage access transistor including a first S/D coupled to the second data node and to the gate of the first PMOS transistor and to the gate of the first NMOS transistor and including a second S/D coupled to a second data access node and including a gate coupled to a second access control node.
申请公布号 US2004079978(A1) 申请公布日期 2004.04.29
申请号 US20030402059 申请日期 2003.03.27
申请人 发明人 KANG SUNG-MO;YOO SEUNG-MOON
分类号 H03K3/012;H03K3/356;H03K3/3565;H03K19/00;(IPC1-7):H01L27/108 主分类号 H03K3/012
代理机构 代理人
主权项
地址