发明名称 Optimal buffered routing path constructions for single and multiple clock domain systems
摘要 A method, computer program product, and data processing system for automatically designing routing paths in an integrated circuit is disclosed. The present invention allows for the design of paths that are optimal in terms of the signal delay in circuits that may require registers for signal to travel over multiple clock cycles or in circuits that may contain multiple clock domains. An integrated circuit die is modeled as a weighted grid graph in which the edges represent wire segments and the weights represent the delays associated with those wire segments. Designing for optimum delay involves finding a shortest path between two vertices in the grid graph using a modified single-source shortest path algorithm. Registers, buffers, and dual-clock domain synchronizers are modeled according to a labeling function that assigns components to selected vertices in the routing path for optimal results.
申请公布号 US2004068626(A1) 申请公布日期 2004.04.08
申请号 US20020264165 申请日期 2002.10.03
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ALPERT CHARLES JAY;HASSOUN SOHA
分类号 G06F3/00;G06F12/00;G06F17/50;(IPC1-7):G06F12/00 主分类号 G06F3/00
代理机构 代理人
主权项
地址