发明名称
摘要 <p>The present invention provides fault contained memory partitioning in a cache coherent, symmetric shared memory multiprocessor system while enabling fault contained cache coherence domains as well as cache coherent inter partition memory regions. The entire system may be executed as a single coherence domain regardless of partitioning, and the general memory access and cache coherency traffic are distinguished. All memory access is intercepted and processed by the memory controller. Before data is read from or written to memory, the address is verified and the executed operation is aborted if the address is outside the memory regions assigned to the processor in use. Inter cache requests are allowed to pass, though concurrently the accessed memory address is verified in the same manner as the memory requests. During the corresponding inter cache response, a failed validity check for the request results in the stopping of the requesting processor and the repair of the potentially corrupted memory hierarchy of the responding processor.</p>
申请公布号 JP3501357(B2) 申请公布日期 2004.03.02
申请号 JP20000070709 申请日期 2000.03.14
申请人 发明人
分类号 G06F12/02;G06F12/06;G06F12/08;G06F12/14;G06F15/16;G06F15/167;(IPC1-7):G06F12/08 主分类号 G06F12/02
代理机构 代理人
主权项
地址