发明名称 Source centered clock supporting quad 10 GBPS serial interface
摘要 A multiple bit stream interface interfaces a first transmit data multiplexing integrated circuit and a second transmit data multiplexing integrated circuit. The multiple bit stream interface includes an interface plurality of transmit bit streams each of which carries a respective bit stream at an interface bit rate. The interface further includes a transmit data clock operating at a frequency corresponding to one-half of the interface bit rate. The first transmit data multiplexing integrated circuit receives a first plurality of transmit bit streams from a communication ASIC at a first bit rate. The second transmit data multiplexing integrated circuit produces a single bit stream output at a line bit rate. The interface plurality of transmit bit streams is divided into a first group and a second group, wherein the first group is carried on first group of lines and the second group is carried on a second group of lines. The transmit data clock is carried on a line that is centered with respect to the first group of lines and the second group of lines such that it resides between the first group of lines and the second group of lines. The interface may also interface a first receive data demultiplexing integrated circuit and a second receive data demultiplexing integrated circuit.
申请公布号 US2004028075(A1) 申请公布日期 2004.02.12
申请号 US20030361463 申请日期 2003.02.10
申请人 NEJAD MOHAMMAD;YIN GUANGMING;GHIASI ALI 发明人 NEJAD MOHAMMAD;YIN GUANGMING;GHIASI ALI
分类号 H04L5/02;H04L7/00;(IPC1-7):H04L12/66;H04J3/16 主分类号 H04L5/02
代理机构 代理人
主权项
地址