发明名称 Systems and methods for timing a linear data path element during signal-timing verification of an integrated circuit design
摘要 Systems and methods for timing a linear data path element within an integrated circuit design are provided. A representative system includes a computer and a memory element associated with the computer. The computer includes logic for receiving information describing the integrated circuit design. The integrated circuit design includes a description of a signal-timing path and the clock distribution system across the integrated circuit. The memory is configured with executable steps to generate a model of a signal that traverses a signal-timing path that is coupled to a linear element. The model includes a mechanism for simulating clock signal operation over a plurality of clock distribution structure types. A representative method includes the following steps: acquiring circuit information; identifying a signal path within the circuit information; recognizing when the signal-timing path is coupled to a linear element; associating a clock uncertainty with the clock signal; determining a confidence interval for the signal-timing path responsive to the recognizing step, wherein the clock signal is propagated along the signal-timing path; and associating the confidence interval with the signal-timing path.
申请公布号 US2004015801(A1) 申请公布日期 2004.01.22
申请号 US20020199137 申请日期 2002.07.19
申请人 MIELKE DAVID JAMES;MEIER VICTORIA 发明人 MIELKE DAVID JAMES;MEIER VICTORIA
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址